联系方式
地 址:深圳市龙岗区南湾街道平吉大道1号建昇大厦B栋1605号(李朗软件园对面)
联系人:周工
电 话:0755-88820678
传 真:
信 箱:498187676@qq.com

p

站内搜索
SN74HC74DR芯片烧写及IC解密开发
The ’HC74 devices contain two independent D-type positive-edge-triggered flip-flops. A low level at the preset (PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the data (D) input meeting the setup time requirements are transferred to the outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of CLK.Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs.
  Wide Operating Voltage Range of 2 V to 6 V
  Outputs Can Drive Up To 10 LSTTL Loads
  Low Power Consumption, 40-μA Max ICC
  Typical tpd = 15 ns
  ±4-mA Output Drive at 5 V
  Low Input Current of 1 μA Max
返回顶部